Ä¿¹Â´ÏƼ
 
 
 
 
 
 
 
»ç¿ë±â/ÇÊÅ×±â

AMD K9 ¼Ò¹®...

±èµµ¿Ï (ºñȸ¿ø)

Á¶È¸ : 3230
ÀÛ¼ºÀÏ : 2003/05/05 09:39
°£Æí URL : http://www.bodnara.co.kr/bbs/bbs.html?D=20&num=38208
Æ®À§ÅÍ    ÆäÀ̽ººÏ
Ãâó : http://www.digit-life.com/news.html?1615#1615

- It seems, K9 will have an integrated DDRII controller
- Processor will feature speculative branching (up to 8 branches), and probably some rollback cache in case a branch is predicted wrong...
- Processor will probably have 3 (!) fully-fledged 87 blocks, 3 SSE2 and 2 ALU blocks. Decoders will be capable of organizing them by three (FPU + SSE2 + ALU) for maximum performance.
- K9 will possibly utilize AMD¡¯s old patent, describing integrated Peltier element packaging
- Processor might have several buffers, a kind of L0 cache. For example, a 4Kb buffer will precede and follow FPU for making its operation (SSE2, 3DNow) continuous.
- ¬¬9 might also support L3 cache for commented code. I.e. decoder will be capable of acting right in L3 inserting comments into special fields.
- Pipeline will probably feature 15 ALU stages, 20 FPU stages.
- I-cache and decoder will perform at double speed.
- AMD might situate L3 cache on crystal using 1T-SRAM.
- Hyper Transport II – expected to be something like Octal Data Rate (Yellowstone) with about 1GHz carrier clock. As a result throughput will reach 25Gb/s in 16x16 configuration.
- Interprocessor protocol (MOESI) will be updated and improved.
- The very fast bus will provide a very interesting feature of sharing free executive units between two processors. I.e. if the first has FPU loaded and the second has it free, then the latter can handle requests from the decoder of the former.

ÆçƼ¾î¼ÒÀÚ¸¦ ¾´´Ù´Â ³»¿ëµµ ÀÖ°í, ÆÄÀÌÇÁ¶óÀÎÀ» 15 ALU/20 FPU·Î ¸¸µç´Ù´Â ³»¿ëµµ
DDR2¸¦ Áö¿øÇÑ´Ù´Â ³»¿ëÀÌ ÀÖ½À´Ï´Ù.

Âü°íÇϽñæ...
¡¡ 0
¡¡
ÁÁÀº ³»¿ëÀÇ ±ÛÀ̶ó¸é ÃßõÇØÁÖ¼¼¿ä.
·Î±×ÀÎÀ» ÇÏÁö ¾Ê¾Æµµ Ãßõ ÇÏ½Ç ¼ö ÀÖ½À´Ï´Ù.
xxx
ºÒ¹ý ±¤°í±Û ½Å°íÇϱâ
I
   ÀÌ °Ô½Ã¹°ÀÇ ´ñ±Û º¸±â
ÃßõÁ¦¾È³»
ÁÁÀº °Ô½Ã¹°¿¡´Â ÃßõÀ» ÇÒ ¼ö ÀÖ½À´Ï´Ù.ÃßõÀÌ 5 ÀÌ»óÀÌ¸é ¸ÞÀÎÆäÀÌÁö Çìµå¶óÀο¡ °Ô½Ã¹°À» °É¾î µå¸³´Ï´Ù.
Àû¸³µÈ Æ÷ÀÎÆ®·Î ÁøÇàÁßÀÎ À̺¥Æ®¿¡ Âü¿©ÇÏ½Ã¾î °æÇ°À» ¹Þ¾Æ°¡½Ç ¼ö ÀÖ½À´Ï´Ù.

Æ÷ÀÎÆ®¾È³» ±ÛÀÛ¼º : 20Á¡, ÃßõŬ¸¯ : 2Á¡, Ãßõ¹ÞÀº»ç¶÷ 2Á¡, ´ñ±ÛÀÛ¼º : 4Á¡ (2008.12.29ÀϺÎÅÍ)
»ç¿ë±â/ÇÊÅ×±â
3512 ´º½ºÅ¬¸³   ÀÛ¼ºÀÚ°¡ °Ô½Ã¹°À» »èÁ¦ ÇÏ¿´½À´Ï´Ù 25 athlon88 2 04.09.07 6366
3511 ÇʵåÅ×½ºÆ®   [ÇʵåÅ×½ºÆ®] À¯·´ÆǸÅ1À§ Tagan 330W ÆÄ¿ö ±èÁö¿µ 4 04.09.05 2641
3510 ÇʵåÅ×½ºÆ®   [ÇʵåÅ×½ºÆ®] ÇѾç¹Ìµð¾î AMI ½½¸²ÄÉÀ̽º 2ºÎ Á¤Àç¿õ 2 04.09.05 2060
3509 ÇʵåÅ×½ºÆ®   [ÇʵåÅ×½ºÆ®] ÇѾç¹Ìµð¾î AMI ½½¸²ÄÉÀ̽º 1ºÎ Á¤Àç¿õ 2 04.09.05 2506
3508 ÇʵåÅ×½ºÆ®   AUSUS ATLAS A-36F 360¿ÍÆ® ÆÄ¿ö »ç¿ë±â ÀÌ»óȯ 4 04.09.05 2854
3507 ÇʵåÅ×½ºÆ®   [ÇÊÅ×] VIAµµ µà¾ó ä³ÎÀÌ´Ù! µð¾ØµðÄÄ ¾ÖÁî¶ô Dream K7V88 ½ºÆ¼È÷ 0 04.09.04 2852
3506 ÇʵåÅ×½ºÆ®   [Å×Å©³ë¾Æ ÇÊ/Å×]dzÀÌ¿© °¡¶ó~ ³»°¡ ¿Ôµµ´Ù!! BADGUY R700 ÄÉÀ̽º ÀӰǼø 3 04.09.03 2895
3505 ´º½ºÅ¬¸³   ¿Â¶óÀμîÇθô ¸ð´ÏÅ͸µ°á°ú °ñµåºÎ¾û 2 04.09.03 3617
3504 ÇʵåÅ×½ºÆ®   ÀÛ¼ºÀÚ°¡ °Ô½Ã¹°À» »èÁ¦ ÇÏ¿´½À´Ï´Ù ½É±ÔÈ­ 2 04.09.02 4357
3503 ´º½ºÅ¬¸³   ÀÛ¼ºÀÚ°¡ °Ô½Ã¹°À» »èÁ¦ ÇÏ¿´½À´Ï´Ù 23 athlon88 2 04.09.02 3880
3502 ´º½ºÅ¬¸³   ÀÎÅͳÝÁ¾·®Á¦·Î ÇâÇÑ Ã¹°ÉÀ½ ½Ãµ¿, ½ÅÀÎÁõ½Ã½ºÅÛ ³»³â ÇϹݱ⿡ ¿Ï·á 42 À̼±Çü 3 04.09.01 7100
3501 ÇʵåÅ×½ºÆ®   °®±¸½Í´Ù ¤Ð.¤Ð ±èÀç°æ 2 04.09.01 2129
3500 ´º½ºÅ¬¸³   AMD, µà¾óÄÚ¾î Opteron ½Ã¿¬ 4 ¹ÚÁØÇù 3 04.09.01 4954
3499 ÇʵåÅ×½ºÆ®   Á¶¿ëÇÏ°Ô ´Ù°¡¿Â Tagan TG480-U01 ¾Õ¸¶´çÈ®Àå 1 04.09.01 3171
3498 ´º½ºÅ¬¸³   Geforce 6800ÀÇ ¹öÅؽº ¶óÀÎÀÌ 5°³? 1 ÇÑÂùÈñ 2 04.09.01 2532
3497 ´º½ºÅ¬¸³   300 ±â°¡Ç÷ӽºÀÇ °³ÀÎ¿ë ¼öÆÛÄÄ µîÀå ¶ó¸é¸Ç 2 04.09.01 2774
3496 ´º½ºÅ¬¸³   ¾È¹æ±ØÀå »ç·ÎÀâÀ» »õ µð½ºÇ÷¹ÀÌ 1 ¶ó¸é¸Ç 1 04.09.01 2461
3495 ÇʵåÅ×½ºÆ®   ÆíÇÏ°í ½¬¿î ÄÉÀ̽º~! GMC IN-WIN W30 ¿õľľľÈå 6 04.08.31 3061
3494 ÇʵåÅ×½ºÆ®   [ÇÊÅ×] º¼Æ®´Â Á×¾ú´Ù GMC W-30 2 ¹èÁ¾¿ø 3 04.08.31 2695
3493 ÇʵåÅ×½ºÆ®   [ÇÊÅ×] Tagan TG330-U01 330w ÆÄ¿ö - 2ºÎ - ±èÁøÇõ 3 04.08.30 3531
3492 ÇʵåÅ×½ºÆ®   [ÇÊÅ×] Tagan TG330-U01 330w ÆÄ¿ö - 1ºÎ - ±èÁøÇõ 1 04.08.30 3026
3491 ÇʵåÅ×½ºÆ®   [ÇÊÅ×] Tagan TG330-U01 330w ÆÄ¿ö - 1ºÎ - ±èÁøÇõ 1 04.08.30 3307
[1211][1212][1213][1214][1215][1216][1217][1218][1219] 1220